首页 | 本学科首页   官方微博 | 高级检索  
     检索      


On-line Cache Resizing for Low-Power Microprocessors
Authors:CHEN Li-ming  ZOU Xue-cheng  LEI Jian-ming  LIU Zheng-lin
Institution:Research Center for VLSI and Systems, Department of Electronic Science and Technology, Huazhong University of Science and Technology, Wuhan 430074, China
Abstract:We propose a novel scheme, called on-line cache resizing (OCR), to dynamically resize the cache and meet the size requirement of each application. At each periodic interval, the scheme gathers the cache hit-miss statistics at runtime using an extra tag array. These executing statistics serve as inputs to an analytical model of cache energy. The scheme uses energy as a primary metric to dynamically increase/decrease the number of active cache ways for the next interval. The scheme minimizes the active cache size to save energy with minimal performance loss. The simulation with SPEC 2000 benchmarks shows that OCR results in an average of 38.4% energy saving compared with fixed-size caches, with only 2.0% performance loss.
Keywords:Low power  Cache  Cache resizing  Microprocessor
本文献已被 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号