首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于多核处理器的高性能IPSec软件架构的研究
引用本文:蒋汉平,李腊元.基于多核处理器的高性能IPSec软件架构的研究[J].武汉理工大学学报(交通科学与工程版),2007,31(5):792-795.
作者姓名:蒋汉平  李腊元
作者单位:武汉理工大学计算机科学及技术学院,武汉,430063
基金项目:国家自然科学基金;高等学校博士学科点专项科研项目;湖北省科技攻关项目
摘    要:随着网络的发展,高性能的安全应用在构建未来网络系统中发挥着越来越重要的作用;同时,基于网络处理器成功构建一个安全网络系统的关键,在于网络处理器软件系统的设计与开发,其核心问题就是要安全软件系统充分发挥网络处理器灵活性和高性能的特点.针对目前最为先进的OCTEON基于M IPS64的多核处理器,结合多核技术设计了高性能的IPSec软件架构并进行验证,给出了基于选定硬件平台上的IPSec的测试方案和性能数据.

关 键 词:多核网络处理器  数据平面  快速通道
修稿时间:2007-05-20

Research for High Performance IPSec Software Architecture on Multi-core Processors
Jiang Hanping,Li Layuan.Research for High Performance IPSec Software Architecture on Multi-core Processors[J].journal of wuhan university of technology(transportation science&engineering),2007,31(5):792-795.
Authors:Jiang Hanping  Li Layuan
Institution:School of Computer Science and Technology, WUT , Wuhan 430063
Abstract:With the network development,high performance security application plays more important roles in the network systems.Network processors satisfy the demand for intelligent processing at wire speed and system flexibility.The paper presents the outline of design and challenges which a designer may face while designing high performance IPSec system using network processors.It introduces the hardware architecture of multi-core network processor and software framework of IPSec.The OCTEON is selected which is a fully capable microprocessor SOC implementing the MIPSv264-bit instruction set with security and packet processing instructions forming the cnMIPS core to verify the IPSec software architecture.At last, the IPSec performance data are given.
Keywords:IPSec
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号