首页 | 本学科首页   官方微博 | 高级检索  
     


Hardware-Software Co-implementation of H.264 Decoder in SoC
Authors:YANG Yu-hong  ZHANG Wen-jun  XIONG Lian-xue  RAO Zhen-ning
Abstract:With the increasing demand for flexible and efficient implementation of image and video processing algorithms, there should be a good tradeoff between hardware and software design method. This paper utilized the HW-SW codesign method to implement the H.264 decoder in an SoC with an ARM core, a multimedia processor and a deblocking filter coprocessor. For the parallel processing features of the multimedia processor, clock cycles of decoding process can be dramatically reduced. And the hardware dedicated deblocking filter coprocessor can improve the efficiency a lot. With maximum clock frequency of 150 MHz, the whole system can achieve real time processing speed and flexibility.
Keywords:HW-SW co-implementation  single instruction multiple data(SIMD)  multimedia processor  H.264 decoder  coprocessor
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号